Set-1

| Hall Ticket No.: |  |  |  |  |  |
|------------------|--|--|--|--|--|

Course Code: 23MTVLT01

## MALINENI LAKSHMAIAH WOMEN'S ENGINEERING COLLEGE (AUTONOMOUS)

I - M.Tech. I - Semester (MR23) Regular Examinations, March - 2024

## **CMOS DIGITAL IC DESIGN**

## Department of Electronics & Communication Engineering

Time: 3 hours Max. Marks: 75

## Answer **ALL** the questions – **5\*15=75 Marks**

| Q.         |                                       | Question                                                                                                                                                         | Marks | СО  | BL |
|------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|----|
| No.        |                                       |                                                                                                                                                                  | Maiks |     | DL |
| 1          | a)                                    | Define Threshold Voltage. Express threshold voltage and discussdependency of VT on various parameters.                                                           | (7M)  | CO1 | L3 |
| •          | b)                                    | Explain the voltage transfer characteristics of a CMOS inverter with a neat diagram.                                                                             | (8M)  | CO1 | L4 |
|            | •                                     | (OR)                                                                                                                                                             |       |     |    |
| 2          | a)                                    | Discuss about body effect and threshold of a MOS device.                                                                                                         | (10M) | CO1 | L4 |
| 4          | b)                                    | Determine the pull-up to pull-down ratio for an NMOS inverter.                                                                                                   | (5M)  | CO1 | L4 |
|            |                                       | , ( ) Y                                                                                                                                                          |       |     |    |
| 3          | а                                     | Design and implement AOI and OIA using CMOS.                                                                                                                     | (10M) | CO2 | L3 |
| 3          | b                                     | Write short notes on transmission gates with the relevant circuits.                                                                                              | (5M)  | CO2 | L4 |
|            |                                       | (OR)                                                                                                                                                             |       |     |    |
| a          | а                                     | Realize full adder using CMOS discuss.                                                                                                                           | (10M) | CO2 | L3 |
| 4          | b                                     | Design and explain the operation of 2 input NMOS NAND.                                                                                                           | (5M)  | CO2 | L3 |
|            |                                       |                                                                                                                                                                  |       |     |    |
| <b>_</b> a | Realize CMOS D flip flop and discuss. | (10M)                                                                                                                                                            | CO3   | L4  |    |
| 5          | b                                     | b Write short notes on SR latch in sequential MOS logic.                                                                                                         |       | CO3 | L4 |
|            | •                                     | (OR)                                                                                                                                                             |       |     |    |
| 6          | a                                     | Draw the logic diagram of a CMOS clocked SR flip-flopandexplain with the help of a truth Table.                                                                  |       | соз | L4 |
|            | b                                     | Differentiate static and dynamic latches.                                                                                                                        | (7M)  | CO3 | L3 |
|            |                                       |                                                                                                                                                                  |       |     |    |
|            | а                                     | a Explain the speed and power dissipation in dynamic CMOS logic.  b What are the various issues in CMOS dynamic logic design? Explain anyone with a neat sketch. |       | CO4 | L3 |
| 7          | b                                     |                                                                                                                                                                  |       | CO4 | L3 |
|            |                                       | (OR)                                                                                                                                                             |       |     |    |
| 8          | а                                     | Write short notes on Dynamic pass transistor.                                                                                                                    | (6M)  | CO4 | L3 |
| b          |                                       | Explain voltage boots trapping with an example.                                                                                                                  | (9M)  | CO4 | L3 |
|            |                                       |                                                                                                                                                                  |       |     |    |
| 9          | а                                     | Mention different types of RAM cells. Draw and explain the operation of a single bit dynamic RAM                                                                 | (15M) | CO5 | L4 |
|            |                                       | (OR)                                                                                                                                                             |       |     |    |
| 10         | а                                     | Explain NOR flash memory.                                                                                                                                        |       | CO5 | L3 |
| 10         | b                                     | Write about the leakage currents in SRAM.                                                                                                                        | (8M)  | CO5 | L3 |

\*\*\*\*\*\*